Sector: Sensors, MEMS, Electronics
Charge-Based Formulation of Thermal Noise in Short-Channel MOS Transistors
In this communication we present a charge-based formulation for the thermal noise in short-channel MOS transistors. We arrive at a closed expression for the channel noise including velocity saturation for all the operating regions of [...]
A Unified Parameter Extraction Procedure for Scalable Bipolar Transistor Model Mextram
A unified parameters extraction procedure for temperature and geometry scalable bipolar transistor model Mextram has been demonstrated using an example of high-speed SiGe HBT technology. The essential feature of the proposed methodology is a direct [...]
Interrelations between Threshold Voltage Definitions and Extraction Methods
Schneider M.C., Galup-Montoro C., Machado M.B., Cunha A.I.A., Federal University of Santa Catarina, BR
This paper presents a brief discussion on the main MOSFET threshold voltage definitions available in the literature as well as on associated extraction methodologies. In order to compare these definitions and methodologies, we take advantage [...]
Static Analog Design Methodology
When strong constraints of supply voltage (< 1V ) and bias current (< 100nA) are required, the only way to meet design’sspecifications without using huge silicon area consists on decreasing transistor’s inversion level and therefore [...]
A transient circuit model for a phase change memory element
A transient lumped element model for a phase change memory (PCM) cell is developed for use in a circuit simulator. Unlike existing models, this model calculates threshold voltage and off-state resistance drift as found in [...]
Compact Model Methodology for Dual-Stress Nitride Liner Films in a 90nm SOI ULSI Technology
Williams R.Q., Chidambarrao D., McCullen J.H., Narasimha S., Mitchell T.G., Onsongo D., IBM Corporation, US
This work presents a novel methodology for a physically-based, layout-dependent nitride liner stress model that works with readily-available compact models. The methodology includes a data-calibrated, semi-empricial model and is tightly-coupled to circuit netlist extraction for [...]
Compact Modeling of Threshold Voltage in Nanoscale Strained-Si/SiGe MOSFETs
A simplae compact model for the threshold voltage of Strained Si/SiGe MOSFET is reported for the first time. This model accurately predicts the effects of Ge content and other device parameters on threshold voltage. The [...]
A Circuit-Compatible Model for Ballistic Silicon Nanowire Transistors
Silicon nanowire transistors (SNWT) are being extensively explored as a successor to CMOS. Silicon nanowires with a diameter as small as 2nm and having high carrier mobility have been achieved. Such developments shed light on [...]
A Compact Model of Ballistic CNFET for Circuit Simulation
As silicon technology is approaching to its limit, Carbon nanotube FETs (CNFET) are shown to have potential of taking this place in the post silicon era. Consequently, interests have grown to predict the performance of [...]